

# EE463 – Term Project: AC to DC Motor Drive Simulation Presentation -Group Power Quality-

Alper Çakıroğlu 2276772

Mustafa Mert Sarıkaya 2094381 Fatih Serdar Sağlam 2481828

# Outline

- 1. Introduction & Specifications
- 2. Topology Selection
- 3. Analytical Calculations
- 4. Component Selection
- 5. Simulation Results
- 6. Controller Discussion
- 7. PCB Design
- 8. References



#### 1. Introduction & Specifications

**Aim:** to design an AC to DC motor drive to illuminate the street by the use of a wind turbine generator and a battery.

#### **Specifications:**

Open circuit voltage peak: 330 V<sub>line-to-line</sub>

• Battery capacity: 13 Ah

Battery nominal voltage: 24 V

• Output current: 2 A

Output current ripple: %20 of average current

• Inertia: 0.00027 kg.m^2

• Viscous Damping: 0.005024 N.m.s

• Poles: 2

Voltage Constant: 110 Vpeakl-l/krpm

• Stator Resistance: 10.58 Ohm

Armature Inductance: 16.7 mH



• The practical implementations on the market limits our options by two:

(as given in the project description)

Diode Rectifier and Buck Converter

a.



Three-Phase Thyristor Rectifier

þ.

#### a. Three-Phase Full-Bridge Diode Rectifier and Buck Converter

- two universal bridges at the input side, each has two bridge arms
- a rectifier capacitor at the outputs of the bridges
- a buck converter for lowering the DC output of the rectifier
- by a switching tool of MOSFET
- a capacitor and inductor in series at the output
- a control mechanism for the determination of the switching frequency of MOSFET
- a PWM signal from a controller, analog or microcontroller
- amplitude of PWM signal does not exceed 5V.
- PWM circuit should be isolated from the main power side.



#### a. Three-Phase Full-Bridge Diode Rectifier and Buck Converter

#### **Pros**

- a. Output ripples can be controlled by the output L filter.
- b. The switching frequency can be controlled easily.
- c. The efficiency is relatively high.

#### Cons

- a. The losses may be high when high frequency switching is used.
- b. The complexity is relatively high, by means of the number of components.
- c. The cost may be high as a result of part b.
- d. One should consider the discontinuous conduction mode of the converter.



#### a. Three-Phase Thyristor Rectifier

- six thyristors
- for each gate, PWM signals with 120 degrees of phase shift
- firing angle is arranged
- a control circuitry for gate signals.
- desired negligible ripple without any buck/boost converter or capacitor
- synchronization problem
- controller has to be in phase with the AC input part



### a. Three-Phase Thyristor Rectifier

#### **Pros**

- a. Output ripples are lower.
- b. No need for output LC filtering.
- c. Output voltage is relatively high.
- d. The efficiency is relatively high

#### Cons

- a. Need for a much complicated control circuit for synchronization.
- b. Low power and discrete power factor.



# 2. Topology Selection Decision & Design Considerations

#### Three-Phase Full-Bridge Diode Rectifier and Buck Converter is selected.

- The available components in the market are much more diverse.
- The frequency range is much broader.
- So the output ripple can be adjusted more precisely.
- Relatively cheap if we sacrifice from the low output ripple.
- For high duty cycle values, it is more efficient (which may be the case in our project)



#### 3. Analytical Calculations

#### (our scratch paper)





```
Eyl
```

```
Vout = 24;
Vin = 300; %It will be in a range e.g. 150 to 330V
i out = 2;
fs = 50000; %switching frequency
fc = 339; %Corner frequency for LC filter
delta i = 0.2*i out; %Desired inductor ripple current
delta Vo = 0.05; %Desired peak to peak output voltage
D = Vout/Vin; %Duty cycle will also be in a range due to Vin variance
L = Vout*(1-D)/(fs*delta i); %Inductor sizing
C = 1/(((2*pi*fc)^2)*L); %Capacitor sizing related to corner frequency
% C = delta i/(8*fs*delta Vo); %Capacitor sizing
Diode size = i out*(1-D); %V30K45, shotky
```

#### 4. Component Selection

- 1. **Bridge Rectifiers:** Z4DGP406L-HF [1]
- 2. **Buck-Capacitor:** EEE-FP1V220AR [2]
- 3. Rectifier-Out Capacitor (DC Link Capacitor): UVZ2G221MRD [3]
- 4. Current Measurement Resistor: PE0603DRF570R01L [4]
- 5. **Buck MOSFETs:** FDT3N40TF [5]
- 6. **Buck Inductor:** 744822222 [6]
- 7. **Controller:** LM5117 [7]



# 4.1. Component Selection - Bridge Rectifiers - Z4DGP406L-H

| Parameter                                                                                                | Symbol                                | Z4DGP406L-HF                 |       |              |              | Unit             |
|----------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------|-------|--------------|--------------|------------------|
| Repetitive Peak Reverse Voltage                                                                          | tive Peak Reverse Voltage Vxxxx 600   |                              |       | ٧            |              |                  |
| Average Forward Current                                                                                  | I(vv)                                 | 4.0                          |       |              |              | Α                |
| Peak Forward Surge Current, 8.3mS single<br>half sine-wave, superimposed on rated load<br>(JEDEC Method) | superimposed on rated load   IFSM 150 |                              | А     |              |              |                  |
| Operating Junction Temperature Range                                                                     | Ti                                    | -55 to +1                    | 75    |              |              | °C               |
| Storage Temperature Range                                                                                | Tstg                                  | -55 to +175                  |       |              | °C           |                  |
| Parameter                                                                                                | Symbol                                | Conditions                   | Min.  | Тур.         | Max.         | Unit             |
| Forward Voltage                                                                                          | Vr                                    | IF = 2.0A<br>IF = 4.0A       | 7/    | 0.86<br>0.90 | 0.90<br>0.95 | ٧                |
| Repetitive peak reverse current                                                                          | IRRM                                  | VR=Max. VRRM, Ta=25°C        | 11/10 | 0.08         | 5            | μА               |
| Current squared time                                                                                     | I²t                                   | t<8.3ms, Ta = 25°C           | / -   | 93.38        |              | A <sup>2</sup> S |
| Junction capacitance                                                                                     | Cı                                    | V <sub>R</sub> =4V, f=1.0MHz | 1 - 1 | 45           |              | pF               |
|                                                                                                          | Reux                                  | Junction to ambient (Note)   | -     | 35           |              | °C/W             |
| Thermal resistance                                                                                       | Rus                                   | Junction to lead             |       | 15           |              | °C/W             |
|                                                                                                          | Reuc                                  | Junction to case             | (*-)  | 10           |              | °C/W             |

# 4.2. Component Selection - Buck-Capacitor - EEE-FP1V220AR



| Body shape                      | Surface mount type (vertical mount style) |
|---------------------------------|-------------------------------------------|
| Polarity type                   | Polar                                     |
| Rated voltage (V)               | 35                                        |
| Capacitance (μF)                | 22                                        |
| Tolerance on capacitance (%)    | -40                                       |
| Tangent of loss angle (max.)    | 0.12                                      |
| Leakage current (max.) (μA)     | 7.7                                       |
| Category temperature range (°C) | -160                                      |

### 4.3. Component Selection - **DC Link Capacitor** - UVZ2G221MRD



| Tolerance                       | ±20%             |
|---------------------------------|------------------|
| Lifetime @ Temp.                | 1000 Hrs @ 105°C |
| Operating Temperature           | -40°C ~ 105°C    |
| Capacitance                     | 220µF            |
| Voltage - Rated                 | 400V             |
| Ripple Current @ Low Frequency  | 660mA @ 120Hz    |
| Ripple Current @ High Frequency | 1.056A @ 10kHz   |
| Category temperature range (°C) | -160             |

# 4.4. Component Selection-Current Measurement Resistor-PE0603DRF570R0



| Tolerance               | ±0.5%         |
|-------------------------|---------------|
| Power (Watts)           | 0.5W, 1/2W    |
| Composition             | Metal Foil    |
| Temperature Coefficient | ±100ppm/°C    |
| Operating Temperature   | -55°C ~ 170°C |
| Resistance              | 10 mOhms      |

#### 4.5. Component Selection- Buck MOSFETs - FDT3N40TF





#### 4.6. Component Selection - **Buck Inductor** - 744822222



| Inductance:                    | 2.2 mH   |
|--------------------------------|----------|
| Tolerance:                     | 30%      |
| Maximum DC Current:            | 2 A      |
| Maximum DC Resistance:         | 70 mOhms |
| Minimum Operating Temperature: | - 40 C   |
| Maximum Operating Temperature: | + 125 C  |

### 4.7. Component Selection - **Controller** - LM5117



| 12 0.00                               | MIN  | MAX       | UNIT |
|---------------------------------------|------|-----------|------|
| VIN to AGND                           | -0.3 | 75        | V    |
| SW to AGND                            | -3.0 | 75        | V    |
| HB to SW                              | -0.3 | 15        | V    |
| VCC to AGND (2)                       | -0.3 | 15        | V    |
| HO to SW                              | -0.3 | HB + 0.3  | V    |
| LO to AGND                            | -0.3 | VCC + 0.3 | V    |
| FB, DEMB, RES, VCCDIS, UVLO to AGND   | -0.3 | 15        | V    |
| CM, COMP to AGND <sup>(3)</sup>       | -0.3 | 7         | V    |
| SS, RAMP, RT to AGND                  | -0.3 | 7         | V    |
| CS, CSG, PGND, to AGND                | -0.3 | 0.3       | V    |
| Storage Temperature, T <sub>stg</sub> | -55  | 150       | *C   |
| Junction temperature                  | -40  | 150       | °C   |

Absolute Ratings of LM5117

### 4. Component Selection - **Total Cost**

| Component        | Amount (#) | Total Cost (USD) |  |
|------------------|------------|------------------|--|
| Z4DGP406L-HF     | 2          | 2.06             |  |
| EEE-FP1V220AR    | 1          | 0.43             |  |
| UVZ2G221MRD      | 1          | 4.23             |  |
| PE0603DRF570R01L | 1          | 0.07             |  |
| FDT3N40TF        | 2          | 1.30             |  |
| 744822222        | 1          | 4.43             |  |
| LM5117           | 1          | 6.0              |  |
| Total Cost       | 9          | \$ 18.52         |  |

#### 5. Simulation Results - The Schematic



#### 5. Simulation Results - The Schematic of Controller



#### 5.1. Simulation Results - Input Torque Waveform



#### 5.2. Simulation Results - Bridge Rectifier Output Voltage



#### 5.3. Simulation Results - Inductor Current Waveform



# 5.4. Simulation Results - MOSFET Voltage Waveform



# 5.5. Simulation Results - Buck Converter Voltage Waveform



#### 5.5. Simulation Results - Buck Converter Current Waveform



#### 6. Controller Discussion - Typical Application of LM5117



#### 6. Controller Disc. - Constant Voltage Regulator with Accurate Current Limit



#### 6. Controller Discussion

#### - Pin functions of LM5117



| Design Parameter                | Example Value             |
|---------------------------------|---------------------------|
| Output Voltage                  | 24V                       |
| Full load current, lout         | 2A                        |
| Minumum input voltage, Vin(min) | 12V considered / not sure |
| Maximum input voltage, Vin(max) | 24V considered / not sure |
| Switching frequency, fsw        | 100kHz                    |
| Diode emulation                 | yes                       |
| External VCC Supply             | yes / 12V considered      |

#### -Detailed Design Procedure for LM5117

| PIN    |      | TYPE (1) | DESCRIPTION |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HTSSOP | WQFN | NAME     | TIPE 19     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1      | 24   | UVLO     | 1           | Undervoltage lockout programming pin. If the UVLO pin voltage is below 0.4 V, the regulator is in the shutdown mode with all functions disabled. If the UVLO pin voltage is greater than 0.4 V and less than 1.25 V, the regulator is in standby mode with the VCC regulator operational, the SS pin grounded, and no switching at the HO and LO outputs. If the UVLO pin voltage is above 1.25 V, the SS pin is allowed to ramp and pulse width modulated gate drive signals are delivered to the HO and LO pins. A 20µA current source is enabled when UVLO exceeds 1.25 V and flows through the external UVLO resistors to provide hysteresis. |
| 2      | 1    | DEMB     | E           | Optional logic input that enables diode emulation when in the low state. In diode emulation mode, the low-side NMOS is latched off for the remainder of the PWM cycle after detecting reverse current flow (corruent flow from output to ground through the low-side NMOS). When DEMB is high, diode emulation is disabled allowing current to flow in either direction through the low-side NMOS. A 50-kQ pull-down resistor internal to the LMS117 holds DEMB pin low and enables diode emulation if the pin is left floating.                                                                                                                  |
| 3      | 2    | RES      | 0           | The restart timer pin that configures the hiccup mode current limiting. A capacitor on the RES pin determines the time the controller remains off before automatically restarting. The hiccup mode commences when the controller experiences 256 consecutive PWM cycles of cycle-by-cycle current limiting. After this occurs, a 10-µA current source charges the RES pin capacitor to the 1.25 V threshold and restarts LM5117.                                                                                                                                                                                                                  |
| 4      | 3    | SS       | ï           | An external capacitor and an internal 10-µA current source set the ramp rate of the error amplifler reference during soft-start. The SS pin is held low when VCC< 5 V, UVLO < 1.25 V or during thermal shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5      | 4    | RT       | E           | The internal oscillator is programmed with a single resistor between RT and the AGND.<br>The recommended maximum oscillator frequency is 750kHz. The internal oscillator can<br>be synchronized to an external clock by coupling a positive pulse into the RT pin through<br>a small coupling capacitor.                                                                                                                                                                                                                                                                                                                                          |
| 6      | 5    | AGND     | G           | Analog ground. Return for the internal 0.8 V voltage reference and analog circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7      | 7    | VCCDIS   | 1           | Optional input that disables the internal VCC regulator. If VCCDIS-1.25 V, the internal VCC regulator is disabled. VCCDIS has an internal $500$ - $k\Omega$ pulldown resistor to enable the VCC regulator when the pin is left floating. The internal $500$ - $k\Omega$ pull-down resistor can be overridden by pulling VCCDIS above 1.25 V with a resistor divider connected to an external bias supply.                                                                                                                                                                                                                                         |
| 8      | 8    | FB       | 1           | Feedback, Inverting input of the internal error amplifier. A resistor divider from the output to this pin sets the output voltage level. The regulation threshold at the FB pin is 0.8 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 9      | 9    | COMP     | 0           | Output of the internal error amplifier. The loop compensation network should be connected between this pin and the FB pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10     | 10   | CM       | 0           | Current monitor output. Average of the sensed inductor current is provided. Monitor directly between CM and AGND. CM should be left floating when the pin is not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11     | 11   | RAMP     | ï           | PWM ramp signal. An external resistor and capacitor connected between the SW pin, the RAMP pin and the AGND pin sets the PWM ramp slope. Proper selection of component values produces a RAMP signal that emulates the AC component of the inductor with a slope proportional to input supply voltage.                                                                                                                                                                                                                                                                                                                                            |
| 12     | 12   | CS       |             | Current sense amplifier input. Connect to the high-side of the current sense resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13     | 13   | CSG      | G           | Kelvin ground connection to the current sense resistor. Connect directly to the low-side of the current sense resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14     | 14   | PGND     | 0           | Power ground return pin for low-side NMOS gate driver. Connect directly to the low-side of the current sense resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15     | 15   | LO       | P/O/I       | Low-side NMOS gate drive output. Connect to the gate of the low-side synchronous NMOS transistor through a short, low inductance path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16     | 16   | VCC      | 1/0         | Bias supply pin. Locally decouple to PGND using a low ESR/ESL capacitor located as close to controller as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 17     | 18   | SW       | 0           | Switching node of the buck regulator. Connect to the bootstrap capacitor, the source terminal of the high-side NMOS transistor and the drain terminal of the low-side NMOS through a short, low inductance path.                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# 7. PCB Design - Rectifier Circuit Schematic



#### 7. PCB Design - Buck Converter Schematic



# 7. PCB Design - Current Control Schematic



#### 7. PCB Design - To be Handled

- Selection of the proper controller should be done.
- Power ports should communicate between sheets.
- Compile problems should be understood.
- Missing footprint of 400V rectifier diodes should be added.



#### 8. References

- [1] Z4DGP406L-HF Comchip Technology | Discrete Semiconductor Products
- [2] EEE-FP1V220AR Panasonic Electronic Components | Capacitors
- [3] UVZ2G221MRD Nichicon | Capacitors | DigiKey
- [4] PE0603DRF570R01L Yageo | Resistors | DigiKey
- [5] FDT3N40TF / ON-Semiconductor-Fairchild / Mouser
- [6]744822222 / Wurth-Elektronik / Mouser
- 7 https://www.ti.com/lit/ds/symlink/lm5117.pdf?ts=1608837436095





Thank You.